# CS2323 - Computer Architecture Lab - 6 (Cache Simulator)

## Soham Rajesh Pawar CS22BTECH11055

November 12, 2023

# 1 Coding Approach

The program is implemented in C++ for Cache Simulation. Here is an overview of the coding approach:

#### 1.1 Class block

The program defines a class called block, which stores the tag (when converted to an integer).

Listing 1: class block

## 1.2 Parsing the Input

The program uses functions like substr()(inbuilt), Hex\_to\_Binary(), Extend() and stoul()(inbuilt) to parse the input, convert the parsed hexadecimal string to binary string, extend the binary string to 32 bits and convert the binary strings to integer.

#### 1.2.1 Hex\_to\_Binary()

Listing 2: Hex\_to\_Binary() function

```
else decimal = toupper(hexString[i]) - 'A' +
10;

binary += bitset<4>(decimal).to_string();
}

return binary;

}
```

#### 1.2.2 Extend()

Listing 3: Extend() function

```
string Extend(const string& binary) {
    int zeros = 32 - binary.length();

string extended_binary = string(zeros, '0') + binary;

return extended_binary;
}
```

#### 1.3 Handling Direct Mapped Cache and Set Associative Cache.

Listing 4: Logic to handle non associative caches.

```
if (associativity > 0) {
          int index_bits = (int)(log(index) / log(2));
3
4
          int tag_bits = address_bits - (index_bits + block_bits);
          vector < block > cache[index];
5
          for (int i = 0 ; i < index ; i++) {</pre>
6
                   vector < block > set;
                   cache[i] = set;
          }
10
11
          while (getline(access_file, line)) {
12
                   bool in_set = 0;
14
                   int mode;
15
                   int word_request_set;
16
                   int word_request_tag;
                   string word_request_address;
18
                   mode = (line[0] == 'R' ? 1 : 0);
19
                   word_request_address = Extend(HexToBinary(line.substr
                       (3)));
                   word_request_tag = stoul(word_request_address.substr(0,
21
                        tag_bits), nullptr, 2);
                   word_request_set = stoul(word_request_address.substr(
                       tag_bits, index_bits), nullptr, 2);
23
                   block processor_call(word_request_tag);
24
                   for (int i = 0 ; i < cache[word_request_set].size() ; i</pre>
26
                       ++) {
27
```

```
if (cache[word_request_set].at(i).get() ==
28
                               word_request_tag) {
                                     total_hits++;
30
                                     in_set = 1;
31
                                     if (replace == "LRU") {
32
                                             cache[word_request_set].erase(
                                                 cache[word_request_set].
                                                 begin() + i);
                                             cache[word_request_set].
35
                                                 push_back(processor_call);
36
                                     break;
                            }
                   }
39
40
                   if (!in_set) {
42
                            total_misses++;
43
44
                            if (mode || write != "WT") {
45
46
                                     if (cache[word_request_set].size() <</pre>
47
                                        associativity) cache[
                                        word_request_set].push_back(
                                        processor_call);
                                     else {
                                             if (replace == "LRU") cache[
                                                 word_request_set].erase(
                                                 cache[word_request_set].
                                                 begin());
                                             else if (replace == "FIFO")
                                                 cache[word_request_set].
                                                 erase(cache[word_request_set
                                                 ].begin());
                                             else {
53
                                                      random_device seed;
54
                                                      mt19937 gen(seed());
55
56
                                                      uniform_int_distribution
57
                                                         <int> random(0,
                                                         cache[
                                                         word_request_set].
                                                          size() - 1);
                                                      cache[word_request_set
                                                         ].erase(cache[
                                                         word_request_set].
                                                         begin() + random(gen
                                                         ));
                                             }
60
                                             cache[word_request_set].
61
                                                 push_back(processor_call);
                                    }
62
63
```

## 1.4 Handling Fully Associative Cache.

Listing 5: Logic to handle fully associative cache.

```
else {
           int tag_bits = address_bits - block_bits;
3
           vector < block > cache;
           while (getline(access_file, line)) {
                   bool in_set = 0;
                   int mode;
9
                   int word_request_tag;
10
                   string word_request_address;
                   mode = line[0] == 'R' ? 1 : 0;
                   word_request_address = Extend(HexToBinary(line.substr
13
                   word_request_tag = stoul(word_request_address.substr(0,
                        tag_bits), nullptr, 2);
15
                   block processor_call(word_request_tag);
16
                   for (int i = 0 ; i < cache.size() ; i++) {</pre>
18
19
                            if (cache.at(i).get() == word_request_tag) {
20
                                     total_hits++;
                                     in_set = 1;
23
                                     if (replace == "LRU") {
                                              cache.erase(cache.begin() + i);
26
                                              cache.push_back(processor_call)
27
                                     break;
29
                            }
30
                   }
                   if (!in_set) {
33
34
                            total_misses++;
36
                            if (mode || write != "WT") {
37
                                     if (cache.size() < index) cache.</pre>
39
                                        push_back(processor_call);
                                     else {
```

```
41
                                               if (replace == "LRU") cache.
42
                                                   erase(cache.begin());
                                               else if (replace == "FIFO")
43
                                                   cache.erase(cache.begin());
                                               else {
                                                        random_device seed;
46
                                                        mt19937 gen(seed());
47
                                                        uniform_int_distribution
49
                                                            <int> random(0,
                                                            cache.size() - 1);
                                                        cache.erase(cache.begin
50
                                                            () + random(gen));
                                               }
                                      }
52
53
                                      cache.push_back(processor_call);
                             }
                    }
56
57
                    cout << "Address : " << line.substr(3) << (in_set == 1</pre>
58
                        ? ", Hit" : ", Miss") << ", Tag : " << hex <<
                        showbase << word_request_tag << endl;</pre>
           }
59
  }
```

# 2 Explanation

Using the configurations provided in the config file number of sets, index\_bits, block\_bits and other useful quantities are calculated. These are then used to create a data structure which can model the behaviour of the required cache.

For a non associative cache an array of vector of the object block proves to be a useful data structure to simulate the cache. For a fully associative cache a vector of the object block is sufficient.

The crux of the problem is to realise that the only difference between the read and write modes appears when the writeback policy is **WriteThrough** and the status of the word is a miss.

In every other case if the status is a hit we renew block(only if the replacement policy is LRU) and update the hit counter

And if the status is a miss we check if the corresponding set(the whole cache in case of fully associative cache) has reached maximum occupancy (i.e the associativity). If not then we append the block to the set, else we remove the victim based on the policy of replacement and then append the block to the set. Finally we update the miss counter.

In case the writeback policy is **WriteThrough** then on a miss we only update the miss counter.

#### 3 Conclusion

The program successfully simulates a cache with the given configuration settings and correctly prints the data regarding the requested word. There is error handling included in the code, however it is not as robust as an actual simulator that could be found online as that is not the point of the assignment.